مرکز اطلاعات علمی Scientific Information Database (SID) - Trusted Source for Research and Academic Resources

Seminar Paper

Paper Information

مرکز اطلاعات علمی Scientific Information Database (SID) - Trusted Source for Research and Academic Resources

video

مرکز اطلاعات علمی Scientific Information Database (SID) - Trusted Source for Research and Academic Resources

sound

مرکز اطلاعات علمی Scientific Information Database (SID) - Trusted Source for Research and Academic Resources

Persian Version

مرکز اطلاعات علمی Scientific Information Database (SID) - Trusted Source for Research and Academic Resources

View:

129
مرکز اطلاعات علمی Scientific Information Database (SID) - Trusted Source for Research and Academic Resources

Download:

67
مرکز اطلاعات علمی Scientific Information Database (SID) - Trusted Source for Research and Academic Resources

Cites:

Information Seminar Paper

Title

A TRANSISTOR-LEVEL PLACEMENT TOOL FOR ASYNCHRONOUS CIRCUITS

Pages

  -

Abstract

 ALTHOUGH ASYNCHRONOUS CIRCUITS ARE ACCEPTED AS LOW-POWER, LOW-EMI AND HIGH-PERFORMANCE CIRCUITS, THE ROADBLOCK TO WIDE ACCEPTANCE OF ASYNCHRONOUS DESIGN METHODOLOGY IS POOR CAD SUPPORT, ESPECIALLY PHYSICAL DESIGN TOOL. THERE ARE FEW ACADEMIC DESIGN TOOLS FOR ASYNCHRONOUS CIRCUIT DESIGN AND SYNTHESIS, BUT THERE IS NEITHER A PUBLISHED TOOL NOR A PUBLISHED DOCUMENT ON PHYSICAL DESIGN OF THESE CIRCUITS. SINCE THERE ARE NONCOMPLEMENTARY CMOS CIRCUITS IN THE NETLIST SYNTHESIZED USING CALTECH SYNTHESIS METHOD, THE COMMERCIAL CELL-BASED PLACEMENT TOOLS CAN’T BE USED. IN THIS PAPER WE HAVE PRESENTED A DESIGN FLOW FOR PLACEMENT OF ASYNCHRONOUS CIRCUITS AT TRANSISTOR-LEVEL CONSIDERING THEIR TIMING CONSTRAINTS.

Cites

  • No record.
  • References

  • No record.
  • Cite

    APA: Copy

    SALEHI, M., PEDRAM, H., Saheb Zamani, m., NADERI, M., & ARAGHI, N.. (2004). A TRANSISTOR-LEVEL PLACEMENT TOOL FOR ASYNCHRONOUS CIRCUITS. Confrance Salane Anjomane Computer Iran. SID. https://sid.ir/paper/905583/en

    Vancouver: Copy

    SALEHI M., PEDRAM H., Saheb Zamani m., NADERI M., ARAGHI N.. A TRANSISTOR-LEVEL PLACEMENT TOOL FOR ASYNCHRONOUS CIRCUITS. 2004. Available from: https://sid.ir/paper/905583/en

    IEEE: Copy

    M. SALEHI, H. PEDRAM, m. Saheb Zamani, M. NADERI, and N. ARAGHI, “A TRANSISTOR-LEVEL PLACEMENT TOOL FOR ASYNCHRONOUS CIRCUITS,” presented at the Confrance Salane Anjomane Computer Iran. 2004, [Online]. Available: https://sid.ir/paper/905583/en

    Related Journal Papers

  • No record.
  • Related Seminar Papers

  • No record.
  • Related Plans

  • No record.
  • Recommended Workshops






    Move to top
    telegram sharing button
    whatsapp sharing button
    linkedin sharing button
    twitter sharing button
    email sharing button
    email sharing button
    email sharing button
    sharethis sharing button